Toggle navigation
Publications
Researchers
Institutions
0
Sign In
Federated Authentication
(Click on the image)
Local Sign In
Password Recovery
Register
Sign In
Nuno Filipe Valentim Roma
AuthID:
R-000-DNS
Publications
Confirmed
To Validate
Document Source:
All
Document Type:
All Document Types
Proceedings Paper (66)
Article (31)
Article in Press (2)
Editorial Material (2)
Book Chapter (1)
Review (1)
Year Start - End:
1999
2000
2001
2002
2003
2004
2005
2006
2007
2008
2009
2010
2011
2012
2013
2014
2015
2016
2017
2018
2019
2020
2021
2022
2023
2024
-
2024
2023
2022
2021
2020
2019
2018
2017
2016
2015
2014
2013
2012
2011
2010
2009
2008
2007
2006
2005
2004
2003
2002
2001
2000
1999
Order:
Year Dsc
Year Asc
Cit. WOS Dsc
IF WOS Dsc
Cit. Scopus Dsc
IF Scopus Dsc
Title Asc
Title Dsc
Results:
10
20
30
40
50
Confirmed Publications: 103
91
TITLE:
Efficient motion vector refinement architecture for sub-pixel motion estimation systems
Full Text
AUTHORS:
Dias, T
;
Roma, N
;
Sousa, L
;
PUBLISHED:
2005
,
SOURCE:
IEEE Workshop on Signal Processing Systems Design and Implementations (SiPS 05)
in
2005 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS - DESIGN AND IMPLEMENTATION (SIPS),
VOLUME:
2005
INDEXED IN:
Scopus
WOS
CrossRef
IN MY:
ORCID
92
TITLE:
Efficient VLSI architecture for real-time motion estimation in advanced video coding
AUTHORS:
Dias, T
;
Roma, N
;
Sousa, L
;
PUBLISHED:
2005
,
SOURCE:
IEEE International SOC Conference
in
IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS
INDEXED IN:
Scopus
WOS
DBLP
CrossRef
IN MY:
ORCID
93
TITLE:
Least squares motion estimation algorithm in the compressed DCT domain for H.26x/MPEG-x video sequences
AUTHORS:
Roma, N
;
Sousa, L
;
PUBLISHED:
2005
,
SOURCE:
IEEE Conference on Advanced Video and Signal Based Surveillance
in
AVSS 2005: ADVANCED VIDEO AND SIGNAL BASED SURVEILLANCE, PROCEEDINGS,
VOLUME:
2005
INDEXED IN:
Scopus
WOS
DBLP
CrossRef
IN MY:
ORCID
94
TITLE:
Automatic synthesis of motion estimation processors based on a new class of hardware architectures
AUTHORS:
Roma, N
;
Sousa, L
;
PUBLISHED:
2003
,
SOURCE:
IEEE Workshop on Signal Processing, Systems Design and Implementation (SiPS 01)
in
JOURNAL OF VLSI SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY,
VOLUME:
34,
ISSUE:
3
INDEXED IN:
Scopus
WOS
DBLP
CrossRef
:
1
IN MY:
ORCID
95
TITLE:
Customisable core-based architectures for real-time motion estimation on FPGAs
AUTHORS:
Roma, N
;
Dias, T
;
Sousa, L
;
PUBLISHED:
2003
,
SOURCE:
13th International Conference on Field-Programmable Logic and Applications (FPL 2003)
in
FIELD-PROGRAMMABLE LOGIC AND APPLICATIONS, PROCEEDINGS,
VOLUME:
2778
INDEXED IN:
Scopus
WOS
DBLP
CrossRef
IN MY:
ORCID
96
TITLE:
Fast transcoding architectures for insertion of non-regular shaped objects in the compresse DCT-domain
Full Text
AUTHORS:
Roma, N
;
Sousa, L
;
PUBLISHED:
2003
,
SOURCE:
SIGNAL PROCESSING-IMAGE COMMUNICATION,
VOLUME:
18,
ISSUE:
8
INDEXED IN:
WOS
97
TITLE:
Fast transcoding architectures for insertion of non-regular shaped objects in the compressed DCT-domain
Full Text
AUTHORS:
Nuno Roma
;
Leonel Sousa
;
PUBLISHED:
2003
,
SOURCE:
Sig. Proc.: Image Comm.,
VOLUME:
18,
ISSUE:
8
INDEXED IN:
Scopus
DBLP
CrossRef
IN MY:
ORCID
98
TITLE:
Efficient and configurable full-search block-matching processors
Full Text
AUTHORS:
Roma, N
;
Sousa, L
;
PUBLISHED:
2002
,
SOURCE:
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY,
VOLUME:
12,
ISSUE:
12
INDEXED IN:
Scopus
WOS
DBLP
CrossRef
IN MY:
ORCID
99
TITLE:
Insertion of irregular-shaped logos in the compressed DCT domain
AUTHORS:
Roma, N
;
Sousa, L
;
PUBLISHED:
2002
,
SOURCE:
14th International Conference on Digital Signal Processing (DSP 2002)
in
DSP 2002: 14TH INTERNATIONAL CONFERENCE ON DIGITAL SIGNAL PROCESSING PROCEEDINGS, VOLS 1 AND 2,
VOLUME:
1
INDEXED IN:
Scopus
WOS
CrossRef
IN MY:
ORCID
100
TITLE:
A New Efficient VLSI Architecture for Full Search Block Matching Motion Estimation
AUTHORS:
Nuno Roma
;
Leonel Sousa
;
PUBLISHED:
2001
,
SOURCE:
SOC Design Methodologies, IFIP TC10/WG10.5 Eleventh International Conference on Very Large Scale Integration of Systems-on/Chip (VLSI-SOC'01), December 3-5, 2001, Montpellier, France,
VOLUME:
218
INDEXED IN:
DBLP
CrossRef
IN MY:
ORCID
Add to Marked List
Check All
Export
×
Publication Export Settings
BibTex
EndNote
APA
CSV
PDF
Export Preview
Print
×
Publication Print Settings
HTML
PDF
Print Preview
Page 10 of 11. Total results: 103.
<<
<
3
4
5
6
7
8
9
10
11
>
>>
×
Select Source
This publication has:
2 records from
ISI
2 records from
SCOPUS
2 records from
DBLP
2 records from
Unpaywall
2 records from
Openlibrary
2 records from
Handle
Please select which records must be used by Authenticus!
×
Preview Publications
© 2024 CRACS & Inesc TEC - All Rights Reserved
Privacy Policy
|
Terms of Service