Mário Pereira Véstias
AuthID: R-000-CZ3
31
TITLE: Moving Deep Learning to the Edge Full Text
AUTHORS: Vestias, MP; Duarte, RP; de Sousa, JT; Neto, HC;
PUBLISHED: 2020, SOURCE: ALGORITHMS, VOLUME: 13, ISSUE: 5
AUTHORS: Vestias, MP; Duarte, RP; de Sousa, JT; Neto, HC;
PUBLISHED: 2020, SOURCE: ALGORITHMS, VOLUME: 13, ISSUE: 5
INDEXED IN:
WOS

IN MY:
ORCID

32
TITLE: A fast and scalable architecture to run convolutional neural networks in low density FPGAs Full Text
AUTHORS: Vestias, MP; Duarte, RP; de Sousa, JT; Neto, HC;
PUBLISHED: 2020, SOURCE: MICROPROCESSORS AND MICROSYSTEMS, VOLUME: 77
AUTHORS: Vestias, MP; Duarte, RP; de Sousa, JT; Neto, HC;
PUBLISHED: 2020, SOURCE: MICROPROCESSORS AND MICROSYSTEMS, VOLUME: 77
INDEXED IN:
WOS

IN MY:
ORCID

33
TITLE: Efficient Design of Pruned Convolutional Neural Networks on FPGA
AUTHORS: Véstias, M;
PUBLISHED: 2020, SOURCE: Journal of Signal Processing Systems, VOLUME: 93, ISSUE: 5
AUTHORS: Véstias, M;
PUBLISHED: 2020, SOURCE: Journal of Signal Processing Systems, VOLUME: 93, ISSUE: 5
34
TITLE: Efficient Design of Pruned Convolutional Neural Networks on FPGA Full Text
AUTHORS: Mario Vestias;
PUBLISHED: 2020, SOURCE: JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY
AUTHORS: Mario Vestias;
PUBLISHED: 2020, SOURCE: JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY
INDEXED IN:
WOS

IN MY:
ORCID

35
TITLE: High-Speed Viterbi Decoder
AUTHORS: Vestias, MP;
PUBLISHED: 2020, SOURCE: Encyclopedia of Information Science and Technology, Fifth Edition
AUTHORS: Vestias, MP;
PUBLISHED: 2020, SOURCE: Encyclopedia of Information Science and Technology, Fifth Edition
36
TITLE: Field-Programmable Gate Array
AUTHORS: Véstias, MP;
PUBLISHED: 2020, SOURCE: Encyclopedia of Information Science and Technology, Fifth Edition
AUTHORS: Véstias, MP;
PUBLISHED: 2020, SOURCE: Encyclopedia of Information Science and Technology, Fifth Edition
37
TITLE: Deep Learning on Edge. Challenges and Trends
AUTHORS: Mário P Véstias;
PUBLISHED: 2020, SOURCE: Advances in Computational Intelligence and Robotics - Smart Systems Design, Applications, and Challenges
AUTHORS: Mário P Véstias;
PUBLISHED: 2020, SOURCE: Advances in Computational Intelligence and Robotics - Smart Systems Design, Applications, and Challenges
38
TITLE: Faster Convolutional Neural Networks in Low Density FPGAs Using Block Pruning
AUTHORS: Peres, T; Gonçalves, A; Véstias, M;
PUBLISHED: 2019, SOURCE: 15th International Symposium on Applied Reconfigurable Computing, ARC 2019 in Lecture Notes in Computer Science (including subseries Lecture Notes in Artificial Intelligence and Lecture Notes in Bioinformatics), VOLUME: 11444 LNCS
AUTHORS: Peres, T; Gonçalves, A; Véstias, M;
PUBLISHED: 2019, SOURCE: 15th International Symposium on Applied Reconfigurable Computing, ARC 2019 in Lecture Notes in Computer Science (including subseries Lecture Notes in Artificial Intelligence and Lecture Notes in Bioinformatics), VOLUME: 11444 LNCS
39
TITLE: Exploring Data Size to Run Convolutional Neural Networks in Low Density FPGAs
AUTHORS: Gonçalves, A; Peres, T; Véstias, M;
PUBLISHED: 2019, SOURCE: 15th International Symposium on Applied Reconfigurable Computing, ARC 2019 in Lecture Notes in Computer Science (including subseries Lecture Notes in Artificial Intelligence and Lecture Notes in Bioinformatics), VOLUME: 11444 LNCS
AUTHORS: Gonçalves, A; Peres, T; Véstias, M;
PUBLISHED: 2019, SOURCE: 15th International Symposium on Applied Reconfigurable Computing, ARC 2019 in Lecture Notes in Computer Science (including subseries Lecture Notes in Artificial Intelligence and Lecture Notes in Bioinformatics), VOLUME: 11444 LNCS
40
TITLE: Low energy heterogeneous computing with multiple RISC-V and CGRA cores
AUTHORS: Fiolhais, L; Gonçalves, F; Duarte, RP; Véstias, M; De Sousa, JT;
PUBLISHED: 2019, SOURCE: 2019 IEEE International Symposium on Circuits and Systems, ISCAS 2019 in Proceedings - IEEE International Symposium on Circuits and Systems, VOLUME: 2019-May
AUTHORS: Fiolhais, L; Gonçalves, F; Duarte, RP; Véstias, M; De Sousa, JT;
PUBLISHED: 2019, SOURCE: 2019 IEEE International Symposium on Circuits and Systems, ISCAS 2019 in Proceedings - IEEE International Symposium on Circuits and Systems, VOLUME: 2019-May