A 1.6-Gs/S 12.2-Mw Seven-/Eight-Way Split Time-Interleaved Sar Adc Achieving 54.2-Db Sndr With Digital Background Timing Mismatch Calibration

AuthID
P-00R-VG8
5
Author(s)
Guo, MQ
·
Mao, JJ
·
Sin, SW
·
Wei, HG
·
Document Type
Article
Year published
2020
Published
in IEEE JOURNAL OF SOLID-STATE CIRCUITS, ISSN: 0018-9200
Volume: 55, Issue: 3, Pages: 693-705 (13)
Indexing
Publication Identifiers
Scopus: 2-s2.0-85080915098
Wos: WOS:000519578200016
Source Identifiers
ISSN: 0018-9200
Export Publication Metadata
Marked List
Info
At this moment we don't have any links to full text documens.