41
TITLE: A comparison of layout implementations of pipelined and non-pipelined signed radix-4 array multiplier and modified booth multiplier architectures
AUTHORS: Leonardo L de Oliveira; Cristiano Santos; Daniel Ferrao; Eduardo Costa; Jose Monteiro; Joao Baptista Martins; Sergio Bampi; Ricardo Reis;
PUBLISHED: 2007, SOURCE: 13th International Conference on Very Large Scale Integration of System on Chip (VLSI-SoC 2005) in VLSI-SOC: FROM SYSTEMS TO SILICON, VOLUME: 240
INDEXED IN: WOS
42
TITLE: Gray encoded arithmetic operators applied to FFT and FIR dedicated datapaths
AUTHORS: Eduardo A C da Costa; Jose C Monteiro; Sergio Bampi;
PUBLISHED: 2006, SOURCE: 12th International Conference on Very Large Scale Integration of System on Chip (VLSI-SoC 2003) in VLSI-SOC: FROM SYSTEMS TO CHIPS, VOLUME: 200
INDEXED IN: WOS
43
TITLE: Precomputation-based Sequential Logic Optimization For Low Power
AUTHORS: Alidina, M; Monteiro, J; Devadas, S; Ghosh, A; Papefthymiou, M;
PUBLISHED: 2005, SOURCE: IEEE/ACM International Conference on Computer-Aided Design
INDEXED IN: CrossRef: 1
IN MY: ORCID
44
TITLE: Low Power Architectures for FFT and FIR Dedicated Datapaths
AUTHORS: Costa, E; Bampi, S; Monteiro, J;
PUBLISHED: 2003, SOURCE: 46th IEEE International Midwest Symposium on Circuits and Systems, MWSCAS 2003 in Midwest Symposium on Circuits and Systems, VOLUME: 3
INDEXED IN: Scopus CrossRef: 1
IN MY: ORCID
45
TITLE: Optimization of combinational and sequential logic circuits for low power using precomputation
AUTHORS: Monteiro, J; Rinderknecht, J; Devadas, S; Ghosh, A;
PUBLISHED: 2002, SOURCE: Proceedings Sixteenth Conference on Advanced Research in VLSI
INDEXED IN: CrossRef: 15
IN MY: ORCID
46
TITLE: Retiming sequential circuits for low power
AUTHORS: Monteiro, J; Devadas, S; Ghosh, A;
PUBLISHED: 2002, SOURCE: Proceedings of 1993 International Conference on Computer Aided Design (ICCAD)
INDEXED IN: CrossRef: 92
IN MY: ORCID
47
TITLE: Probabilistic bottom-up RTL power estimation
AUTHORS: Ferreira, R; A.-M Trullemans; Costa, J; Monteiro, J;
PUBLISHED: 2002, SOURCE: Proceedings IEEE 2000 First International Symposium on Quality Electronic Design (Cat. No. PR00525)
INDEXED IN: CrossRef
IN MY: ORCID
48
TITLE: Power efficient arithmetic operand encoding [CMOS circuits]
AUTHORS: Costa, E; Bampi, S; Monteiro, J;
PUBLISHED: 2001, SOURCE: 14th Symposium on Integrated Circuits and Systems Design, SBCCI 2001 in Proceedings - 14th Symposium on Integrated Circuits and Systems Design, SBCCI 2001
INDEXED IN: Scopus CrossRef
IN MY: ORCID
49
TITLE: Power optimized Viterbi decoder implementation through architectural transforms
AUTHORS: Portela, J; Monteiro, J;
PUBLISHED: 2001, SOURCE: 14th Symposium on Integrated Circuits and Systems Design, SBCCI 2001 in Proceedings - 14th Symposium on Integrated Circuits and Systems Design, SBCCI 2001
INDEXED IN: Scopus CrossRef
IN MY: ORCID
50
TITLE: A probabilistic approach for RT-level power modeling
AUTHORS: Costa, J; Monteiro, J; Silveira, L. Miguel ; Devadas, S;
PUBLISHED: 1999, SOURCE: 6th IEEE International Conference on Electronics, Circuits and Systems, ICECS 1999 in Proceedings of the IEEE International Conference on Electronics, Circuits, and Systems, VOLUME: 2
INDEXED IN: Scopus CrossRef
IN MY: ORCID
Page 5 of 6. Total results: 52.